Design and simulate a 4-bit Synchronous Up-Down Counter in Altera Max Plus II.

Completed Posted May 4, 2014 Paid on delivery
Completed Paid on delivery

Theory of operation: Explain how your circuit works, but do not give implementation details. This should be an expanded version of the introduction. That is to give a high level description of what your circuits do and how they do it. For example, you could explain any algorithms you implemented, any conditions or restrictions the user must observe to use the circuits, and the high level structure of your circuits at the block diagram level.

Design details: This subsection is where you can go into the details of your design. It should contain any logical expressions you use, any Karnaugh maps or algebraic simplifications you performed, and any tables or state diagrams for sequential circuits. It should explain design techniques if they are not self-explanatory. It should refer to the detailed documentation (such as schematic diagrams) explicitly. This section should also contain a description of any unusual problems you had and how you solved them.

Schematic Diagrams. Make sure all input and output connectors are labeled with the proper signal name. Add labels for any interior signals that appear in the written description of the circuit, especially those that appear in logical expressions.

The waveform resulting from the time simulation. Do as many simulations you consider that show the functionality. of the circuit. You should set the waveform in the same order of variables that you provide in the truth tables.

Analysis, including comments and conclusions.

• You will use only functional simulation.

you will proceed with the design and simulation of a four-bit Up-Down counter; you will need to use Flip-Flops JK negative edge triggered 74112. The flip flops are available in .mf library. This flip flops come in Dual-Packages so all you need is two of them. Implementation with other class of devices, like 71LS161/163 will not be considered. You need to take into consideration the following:

a) The simulations should use a clock of 25 MHz

b) The snap shots should show a complete count (from 0000 to 1111 and another

for a count from 1111 to 0000), and should show uses of Asynchronous Clear

and Preset.

Only documents submitted as Microsoft Word (.doc or .docx) or .PDF formats will be considered

for the report. Also you need to submit the respective design file (.gdf) and

Waveform files (.scf).

Digital Design Electrical Engineering Engineering

Project ID: #5898325

About the project

5 proposals Remote project Active May 6, 2014

Awarded to:

mohsinelec

Hi, I would like to work on this project. I am an Electrical Engineer. I have done such projects during my under grad studies using different software packages, so it would be a very easy task for me to complete the More

$55.5 USD in 3 days
(2 Reviews)
2.6

5 freelancers are bidding on average $238 for this job

ShaheerJaan

Hi. I am a professional Electronics Engineer having expertise in simulating electronics circuits. I can do this task. Contact me.

$200 USD in 2 days
(12 Reviews)
3.7
chyconsl

I have read and understood the project guideline, so you can trust my sincere indulgence both in quality and time frame. I have done similar projects in the past. I will like to use my experience to serve you better. I More

$736 USD in 3 days
(2 Reviews)
2.9
atulvlsi

A proposal has not yet been provided

$45 USD in 3 days
(0 Reviews)
0.0
botzindia

Hi, We are a team of electronics engineer with more than 10 years of experience in designing and developing various digital and embedded systems... Since we help engineering students to complete their accademic p More

$155 USD in 3 days
(0 Reviews)
0.0